| COURSE         | COURSE NAME                                                         | L-T-P-                   | YEAR OF                     |
|----------------|---------------------------------------------------------------------|--------------------------|-----------------------------|
| CODE           | LOCIC CIDCUIT DESIGN LAB                                            | C<br>0-0-3-1             | INTRODUCTION 2016           |
| EC230          | LOGIC CIRCUIT DESIGN LAB                                            | 0-0-3-1                  | 2016                        |
| _              | EC207 Logic circuit design                                          |                          |                             |
| Course object  |                                                                     |                          |                             |
|                | ly the working of standard digital ICs and                          | basic buildin            | g blocks                    |
|                | ign and implement combinational circuits                            |                          | A 5 4                       |
|                | ign and implement sequential circuits                               | KAI                      | $\Delta \Lambda \Lambda$    |
| List of Experi | ments: -(Minimum 12 experiments are                                 | to be done)              | TAIVI                       |
|                | TECHNOLO                                                            | 10.10                    | $\Delta$                    |
|                | ation of functions using basic and universation                     |                          |                             |
| 2. Design      | and Realization of half /full adder and su                          | btractor using           | g basic gates and universal |
| gates.         | UNIVER                                                              | 011                      |                             |
|                | lder/subtractor and BCD adder using 7483                            | 3.                       |                             |
|                | binary comparator.                                                  |                          |                             |
| •              | to Gray and Gray to Binary converters.                              |                          |                             |
|                | of Flip Flops: S-R, D, T, JK and Master S                           |                          | sing NAND gates             |
| -              | ronous Counter: Realization of 4-bit cour                           |                          |                             |
| •              | aronous Counter: Realization of Mod-N co                            | ounters.                 |                             |
| 9. Asynch      | nronous Counter:3 bit up/down counter                               |                          |                             |
| 10. Synchr     | onous Counter: Realization of 4-bit up/do                           | wn counter.              |                             |
| 11. Synchr     | onous Counter: Realization of Mod-N cou                             | unters.                  |                             |
| •              | onous Counter:3 bit up/down counter                                 |                          |                             |
|                | egister: Study of shift right, SIPO, SISO,                          |                          | (using FF & 7495)           |
| 14. Ring co    | ounter and Johnson Counter. (using FF &                             | 7495)                    |                             |
|                | ation of counters using IC's (7490, 7492, 7                         |                          |                             |
| 16. Multipl    | lexers and De-multiplexers using gates an                           | nd ICs. (7415            | 0, 74154),                  |
| 17. Realiza    | ation of combinational circuits using MUX                           | K & DEMUX                |                             |
| 18. Randor     | m sequence generator.                                               |                          |                             |
|                | isplay: Use of BCD to 7 Segment decode                              | -                        |                             |
| 20. Static a   | nd Dyna <mark>mic Characte</mark> ristic o <mark>f NAND g</mark> at | e (M <mark>OS/TTL</mark> | )                           |
| Expected outo  | come:                                                               |                          |                             |
| The student sh | ould able to: 7012                                                  | 18. 9                    |                             |
| 1. Design      | and demonstrate functioning of various c                            | ombination c             | ircuits                     |
| 2. Design      | and demonstrate functioning of various s                            | equential circ           | cuits                       |
| 2 Eunotic      | an offectively as an individual and in a tea                        | m to accomm              | lich the given tools        |

3. Function effectively as an individual and in a team to accomplish the given task