|    | Re    | eg. No Name:                                                                                                 | _     |
|----|-------|--------------------------------------------------------------------------------------------------------------|-------|
|    |       | APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY<br>FOURTH SEMESTER B TECH DEGREE EXAMINATION DECEMBER 2018          |       |
|    |       | Course Code: EC 206                                                                                          |       |
|    |       | <b>Course Name: COMPUTER ORGANIZATION</b>                                                                    |       |
| Ma | x. Ma | arks: 100 Duration: 3                                                                                        | Hours |
|    |       | PART A (MODULE I & II)<br>Answer any two out of three questions                                              | Marks |
| 1  | (a)   | How is Carry- Look ahead Adder different from Ripple Carry Adder? Explain                                    | (10)  |
|    |       | with relevant diagrams and write down the delay equations for both adders.                                   |       |
|    | b     | In a 32- bit Adder circuit assume each 2 -input gate delay is 200ps. Calculate                               | (5)   |
|    |       | (a) Total delay for a Carry Look Ahead adder when the full adder delay is 400ps                              |       |
|    |       | and is divided in to 4 bits block (b) Total delay for a Prefix Adder.                                        |       |
| 2  | a     | Design a 16-bit prefix adder and explain its working. Also obtain the delay of an N-bit prefix adder         | (10)  |
|    | b     | What is meant by R-Type instruction? Draw the R-Type machine instruction                                     | (5)   |
|    |       | format. Find the machine code for the R-Type instruction add <i>\$s0,\$s1,\$s2</i> with function code 32.    |       |
| 3  | а     | Design a 4-bit right and left shifter using multiplexers.                                                    | (5)   |
|    | b     | What are I-Type instructions ? Explain with its instruction format.                                          | (5)   |
|    | c     | Explain the MIPS assembly codes for conditional branch instructions <i>beq</i> and <i>bne</i> with examples. | (5)   |
|    |       | PART B (MODULE III&IV)                                                                                       |       |
|    |       | Answer any two out of three questions.                                                                       |       |
| 4  | a     | Discuss the different MIPS addressing modes.                                                                 | (8)   |
|    | b     | What are Pseudo instructions? Given the pseudo instruction " mov \$\$1,\$\$2 ".                              | (7)   |
|    |       | Write down its corresponding MIPS instruction and explain its working.                                       |       |
| 5  | a     | Describe step by step the working of a single cycle data path for subtracting two numbers.                   | (10)  |
|    | b     | What are the parameters used for the performance analysis of a single cycle processor? Explain.              | (5)   |
|    |       |                                                                                                              |       |

- 6 a Draw and explain the working of complete MIPS multi cycle processor using an (10) example.
  - b What are the steps involved in translating a high level language program into a (5) machine language program ?

## PART C(MODULE V&VI)

## Answer any two out of three questions. Each carries 20 marks

A program has 2000 data access instructions (loads or stores), and 1250 of these (5) requested data values are found in the cache. The other 750 data values are supplied to the processor by main memory or disk memory. What are the miss and hit rates for the cache?

|   | b | What is virtual memory ? Explain the process of address translation.            | (5)  |
|---|---|---------------------------------------------------------------------------------|------|
|   | c | Differentiate between programmed I/O and interrupt driven I/O.                  | (5)  |
|   | d | How is SRAM different from DRAM?                                                | (5)  |
| 8 | a | Explain the principle of Cache memory. What are the different cache mapping     | (10) |
|   |   | techniques? Discuss in detail.                                                  |      |
|   | b | What is page table and how is it useful in address translation?                 | (5)  |
|   | c | Explain DMA.                                                                    | (5)  |
| 9 | a | Why standardisation of input/output interfaces is necessary? Explain PCI, SCSI  | (8)  |
|   |   | and USB.                                                                        |      |
|   | b | Explain the memory system hierarchy. Draw and explain the internal organization | (7)  |
|   |   | of a memory chip.                                                               |      |
|   | c | What are the various write policies used in cache?                              | (5)  |
|   |   |                                                                                 |      |

\*\*\*\*